

**Freescale Semiconductor** Errata (or Chip Errata)

# MMPF0100 Errata for Mask 1N47F and 1N18J

# Introduction

#### **Device Revision Identification**

This errata document applies to the mask 1N47F, 1N18J SMARTMOS devices.

#### Table 1. Device Revision Identification

| Part Number    | Package                                | Version | Product Marking | Die ID       |
|----------------|----------------------------------------|---------|-----------------|--------------|
| MMPF0100NPEP   |                                        | PF0100  | MMPF0100NPEP    | <br>1N47F    |
| MMPF0100F0EP   |                                        |         | MMPF0100F0EP    |              |
| MMPF0100F1EP   | 56 QFN 8x8 mm -                        |         | MMPF0100F1EP    |              |
| MMPF0100F2EP   | 0.5 mm pitch<br>E-Type QFN (full lead) |         | MMPF0100F2EP    |              |
| MMPF0100F3EP   |                                        |         | MMPF0100F3EP    |              |
| MMPF0100F4EP   |                                        |         | MMPF0100F4EP    |              |
| MMPF0100NPAEP  |                                        | PF0100A | MMPF0100NPAEP   |              |
| MMPF0100F0AEP  |                                        |         | MMPF0100F0AEP   | <br><br><br> |
| MMPF0100F1AEP  | 56 QFN 8x8 mm -                        |         | MMPF0100F1AEP   |              |
| MMPF0100F2AEP  | 0.5 mm pitch<br>E-Type QFN (full lead) |         | MMPF0100F2AEP   |              |
| MMPF0100F3AEP  |                                        |         | MMPF0100F3AEP   |              |
| MMPF0100F4AEP  |                                        |         | MMPF0100F4AEP   |              |
| MMPF0100NPANES |                                        |         | MMPF0100NPANES  |              |
| MMPF0100F0ANES | 56 QFN 8x8 mm -<br>0.5 mm pitch        |         | MMPF0100F0ANES  |              |
| MMPF0100F3ANES | WF-Type QFN<br>(wettable flank)        |         | MMPF0100F3ANES  |              |
| MMPF0100F4ANES |                                        |         | MMPF0100F4ANES  |              |

#### **Device Part Number Prefixes**

Some device samples are marked with a PM prefix. A PM prefix indicates a prototype device which has undergone basic testing only. After full characterization and qualification, devices will be marked with the MM prefix.

## **General Description**

This errata document applies to MMPF0100 series.

© Freescale Semiconductor, Inc., 2012 - 2014. All rights reserved.





#### Table 2. Definitions of Errata Severity

| Errata Level | Meaning                                                                                                         |
|--------------|-----------------------------------------------------------------------------------------------------------------|
| High         | Failure mode that severely inhibits the use of the device for all or a majority of intended applications.       |
| Medium       | Failure mode that might restrict or limit the use of the device for all or a majority of intended applications. |
| Low          | Unexpected behavior that does not cause significant problems for the intended applications of the device.       |
| Enhancement  | Improvement made to the device due to previously found issues on the design.                                    |



#### Table 3. Errata for the MMPF0100

| Errata<br>No. | Erratum                                                        | Customer Impact                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Desc | cription                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
|---------------|----------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Medium        | Medium Severity                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| ER19          | Startup:<br>False start and/or non-start of<br>regulators      | When VIN starts, it ramps up from between 100 mV and 400 mV, the regulators may not startup and/or the buck regulator outputs can glitch high momentarily.       Description: In applications without a valid voltage on the LICELL when VIN starts its ramp from between 100 mV and 4 there can be two failure symptoms:         1       Fuses may not load during startup for systems with VDDOTP = 0 V (OTP configuration) resulting in nor all PF0100 regulators.         2       During VIN ramp up, the top P-MOSFET of buck regmay turn on while 1.0 V ≤ V <sub>IN</sub> ≤ 2.1 V. For VIN rise less than 10 ms, buck regulator outputs can rise up as VIN transitions from 1.0 V to 2.1 V. For VIN rise greater than 10 ms, buck regulator outputs can ris 2.1 V as VIN transitions from 1.0 V to 2.1 V.         Workaround:       The workaround consists of external components. Refigure 1.         •       LDO: 1.3 V to 1.5 V LDO. NCP508 or similar. The should have an enable threshold of 0.9 V or lesset turn on time in the order of 10 μs.         •       Didde: BAS116 or similar. Didde is not required if the cell is present at LICELL. Only one 1.0 μF is required if of used.         Notes:       1. Previously SIP21106, LX8211, MIC5205 or similar were suggested as workaround. While these will prevent symptom 1) mentioned above, they may not prevent symptom 2) since their enable threshold is above 1.0         Applies to:       Fix Plan/Status         PF0100       Fixed on PF0100A |      | n between 100 mV and 400 mV,<br>otoms:<br>g startup for systems with<br>iguration) resulting in non-start of<br>op P-MOSFET of buck regulators<br>$V_{IN} ≤ 2.1$ V. For VIN rise times<br>ulator outputs can rise up to 1.0 V<br>0 V to 2.1 V. For VIN rise times<br>regulator outputs can rise up to<br>0 m 1.0 V to 2.1 V.<br>external components. Refer to<br>NCP508 or similar. The LDO<br>reshold of 0.9 V or lesser and a<br>f 10 μs.<br>Diode is not required if no coin<br>Only one 1.0 μF is required if no<br>211, MIC5205 or similar LDOs<br>nd. While these will prevent<br>e, they may not prevent<br>e threshold is above 1.0 V.<br>Fix Plan/Status |  |
|               | PF0100<br>VIN<br>VIN<br>VIN<br>VIN<br>VIN<br>VIN<br>VIN<br>VIN |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |



### Table 3. Errata for the MMPF0100

| Errata<br>No. | Erratum                                                                                            | Customer Impact                                                                                            | Desci                                                                                                                                                                                                                             | ription            |
|---------------|----------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|
| Low Sev       | verity                                                                                             |                                                                                                            |                                                                                                                                                                                                                                   |                    |
|               | VGEN2:<br>VGEN2 current limit not<br>functional at VIN1 < 2.0 V.                                   | No current limit or short circuit<br>protection for VGEN2 at VIN1 <<br>2.0 V.                              | Description:For VIN1 < 2.0 V, current limit of VGEN2 LDO is higher than<br>specification. The interrupt bit does not set in case of a fault.Workaround:<br>VIN1 > 2.0 V                                                           |                    |
| ER20          |                                                                                                    |                                                                                                            |                                                                                                                                                                                                                                   |                    |
|               |                                                                                                    |                                                                                                            | Applies to:                                                                                                                                                                                                                       | Fix Plan/Status    |
|               |                                                                                                    |                                                                                                            | PF0100                                                                                                                                                                                                                            | Fixed on PF0100A   |
|               | SW1A/B and SW3A/B<br>Regulators:<br>Current sharing is not equal for<br>SW1A/B and SW3A/B in dual  | Output ripple may be higher than specification at load currents greater than 1.25 A.                       | <b>Description:</b><br>The output ripple may be higher than specification at load currents greater than 1.25 A due to unequal current sharing between the two phases.                                                             |                    |
| ER21          | phase mode.<br>Workaround:<br>Do not use SW1A/B and SW3A/I<br>configuration.                       |                                                                                                            | A/B in the dual phase                                                                                                                                                                                                             |                    |
|               |                                                                                                    |                                                                                                            | Applies to:                                                                                                                                                                                                                       | Fix Plan/Status    |
|               |                                                                                                    |                                                                                                            | PF0100, PF0100A                                                                                                                                                                                                                   | No fix scheduled   |
|               | <b>RESETBMCU:</b><br>RESETBMCU fault mode<br>generates a false fault signal<br>when SWBST is used. | When SWBST is used without<br>load in the AUTO mode,<br>RESETBMCU may go low and<br>trigger a false fault. | <b>Description:</b><br>When RESETBMCU is in fault mode (OTP_PG_EN bit = 1) and SWBST operates at light loads in AUTO mode, the SWBST inductor current may be limited by internal circuitry resulting in a false RESETBMCU signal. |                    |
|               |                                                                                                    |                                                                                                            | The erratum does not apply if                                                                                                                                                                                                     | SWBST is not used. |
| ER22          |                                                                                                    |                                                                                                            | Workaround:<br>There are two workarounds for this erratum.                                                                                                                                                                        |                    |
| ERZZ          |                                                                                                    |                                                                                                            | <ol> <li>Do not turn on SWBST in the OTP sequence. Change<br/>operating mode of SWBST to APS before turning it on via<br/>software.</li> <li>Replace the 2.2 μH inductor with a 4.7 μH on SWBST.</li> </ol>                       |                    |
|               |                                                                                                    |                                                                                                            | Applies to:                                                                                                                                                                                                                       | Fix Plan/Status    |
|               |                                                                                                    |                                                                                                            | PF0100                                                                                                                                                                                                                            | Fixed on PF0100A   |



# **Revision History**

| Revision | Date    | Description                                                                                                                  |
|----------|---------|------------------------------------------------------------------------------------------------------------------------------|
| 1.0      | 10/2012 | Initial release                                                                                                              |
| 2.0      | 2/2013  | <ul> <li>Updated ER19</li> <li>Change Fix plan/Status of ER19, R20 and ER22 to be fixed in next silicon revision.</li> </ul> |
| 3.0      | 7/2013  | Added MMPF0100A and SMPF0100A devices     ER20, and ER22 fixed on PF0100A                                                    |
| 4.0      | 12/2013 | <ul> <li>Added MMPF0100AN and SMPF0100AN Extended Industrial parts.</li> <li>ER19, ER20 and ER22 fixed on PF0100A</li> </ul> |
| 5.0      | 4/2014  | Updated Device Revision Identification table     Included SW1A/B in ER21                                                     |





#### How to Reach Us:

Home Page: freescale.com

Web Support: freescale.com/support Information in this document is provided solely to enable system and software implementers to use Freescale products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document.

Freescale reserves the right to make changes without further notice to any products herein. Freescale makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. Freescale does not convey any license under its patent rights nor the rights of others. Freescale sells products pursuant to standard terms and conditions of sale, which can be found at the following address: freescale.com/SalesTermsandConditions.

Freescale and the Freescale logo are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. SMARTMOS is a trademark of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners.

© 2014 Freescale Semiconductor, Inc.

Document Number: MMPF0100ER Rev. 5.0 4/2014

