Data sheet acquired from Harris Semiconductor SCHS058C – Revised October 2003 # CD4076B Types # CMOS 4-Bit D-Type Registers High-Voltage Types (20-Volt Rating) ■ CD4076B types are four-bit registers consisting of D-type flip-flops that feature three-state outputs. Data Disable inputs are provided to control the entry of data into the flip-flops. When both Data Disable inputs are low, data at the D inputs are loaded into their respective flip-flops on the next positive transition of the clock input. Output Disable inputs are also provided. When the Output Disable inputs are both low, the normal logic states of the four outputs are available to the load. The outputs are disabled independently of the clock by a high logic level at either Output Disable input, and present a high impedance. The CD4076B types are supplied in 16-lead hermetic dual-in-line ceramic packages (F3A suffix), 16-lead dual-in-line plastic packages (E suffix), 16-lead small-outline packages (M, M96, MT, and NSR suffixes), and 16-lead thin shrink small-outline packages (PW and PWR suffixes). #### Features: - Three-state outputs - Input disabled without gating the clock - Gated output control lines for enabling or disabling the outputs - Standardized, symmetrical output characteristics - 100% tested for quiescent current at 20 V - Maximum input current of 1 μA at 18 V over full package temperature range; 100 nA at 18 V and 25°C - Noise margin over full package temperature range: 1 V at V<sub>DD</sub> = 5 V 2 V at V<sub>DD</sub> = 10 V 2.5 V at V<sub>DD</sub> = 15 V - 5-V, 10-V, and 15-V parametric ratings - Meets all requirements of JEDEC Tentative Standard No. 13B, "Standard Specifications for Description of 'B' Series CMOS Devices" TERMINAL ASSIGNMENT Fig.1 — Typical output low (sink) current characteristics. DRAIN-TO-SOURCE VOLTAGE (Vns)-V RECOMMENDED OPERATING CONDITIONS at T<sub>A</sub> = 25°C, Except as Noted. For maximum reliability, nominal operating conditions should be selected so that operation is always within the following ranges: | CHARACTERISTIC | V <sub>DD</sub> | L1N | AITS | UNITS | |-----------------------------------------------------------------|-----------------|------|------|-------| | | (V) | Min. | Max. | | | Supply Voltage Range (For TA=Full Package<br>Temperature Range) | | 3 | 18 | v | | | 5 | 200 | | | | Data Setup Time, ts | 10 | 80 | - | ns | | 44 | 15 | 60 | | | | | 5 | 200 | - | | | Clock Pulse Width, tw | 10 | 100 | - | ns | | * ** | 15 | 80 | - | | | | 5 | | 3 | | | Clock Input Frequency, fc1 | 10 | dc | 6 | MHz | | , , , , , | 15 | | 8 | | | 12 | 5 | - | 15 | | | Clock Input Rise or Fall Time, trCL,tfCL | 10 | _ | 5 | μs | | | 15 | ] – | 5 | | | | 5 | 120 | - | | | Reset Pulse Width, tw | 10 | 50 | | ns | | AAA | 15 | 40 | · | | | | 5 | 180 | _ | | | Data Input Disable Setup Time, t <sub>S</sub> | 10 | 100 | - | ns | | | 15 | 70 | _ | | Fig.2 — Minimum output low (sink) current characteristics. Fig.3 — Typical output high (source) current characteristics. Copyright © 2003, Texas Instruments Incorporated ## CD4076B Types #### MAXIMUM RATINGS, Absolute-Maximum Values: | DC SUPPLY-VOLTAGE RANGE, (VDD) | • | |------------------------------------------------------------------------------|-------------------------------| | Voltages referenced to VSS Terminal) | 0.5V to +20V | | INPUT VOLTAGE RANGE, ALL INPUTS | 0.5V to V <sub>DD</sub> +0.5V | | DC INPUT CURRENT, ANY ONE INPUT | | | POWER DISSIPATION PER PACKAGE (PD): | | | For T <sub>A</sub> = -55°C to +100°C | 500mW | | For T <sub>A</sub> = +100°C to +125°C | | | DEVICE DISSIPATION PER OUTPUT TRANSISTOR | | | FOR TA = FULL PACKAGE-TEMPERATURE RANGE (All Package Typ | es)100mW | | OPERATING-TEMPERATURE RANGE (TA) | 55°C to +125°C | | STORAGE TEMPERATURE RANGE (Tstg) | 65°C to +150°C | | LEAD TEMPERATURE (DURING SOLDERING): | | | At distance 1/16 $\pm$ 1/32 inch (1.59 $\pm$ 0.79mm) from case for 10s max . | +265°C | Fig.5 — Functional waveforms for CD4076B. Fig.7 - Typical transition time vs. load capacitance. #### Truth Table | Reset | Clock | Data Input Disable G1 G2 | | ng.<br>Data<br>D | Next<br>State<br>Output<br>O | | |-------|-------|--------------------------|---|------------------|------------------------------|-------| | 1 | X | x | X | x | 0 | | | 0 | ô | l â | x | x | ū | NC | | 0 | | 1 | x | × | a · | NC NC | | 0 | | X <sup>r</sup> | 1 | × | ۵ | NC | | 0 | | 0 | 0 | 1 | 1 | | | 0 | | 0 | 0 | 0. | 0 | | | 0 | 1 | x | х | х | Q | NC | | 0 | ~ | × | x | × | o | NC | When either Output Disable M or N is high, the outputs are disabled (high impedance state), however sequential operation of the flip flops is not affected. - 1 ≡ High Level 0 ≡ Low Level - X = Don't Care Minimum output high (source) current characteristics. Fig.6 - Typical propagation delay time vs. load capacitance (clock to Q). Fig.8 - CD4076B logic diagram. DYNAMIC ELECTRICAL CHARACTERISTICS at $T_A = 25^{\circ}$ C, input $t_r, t_f = 20$ ns, $C_L = 50$ pF, $R_L = 200$ k $\Omega$ (Unless otherwise noted) | CHARACTERISTIC | TEST CONDI | TIONS | | LIMIT | S | UNITS | |------------------------------------------------------------|-----------------------|--------------------------|--------------|-------------------------|-------------------|-------| | | | V <sub>DD</sub> | Min. | Тур. | Max. | | | Propagation Delay Time:<br>Clock to Q Output, tpHL, tpLH | | 5<br>10<br>15 | | 300<br>125<br>90 | 600<br>250<br>180 | | | Reset, <sup>t</sup> PHL | | 5<br>10<br>15 | ٠. | 230<br>100<br>75 | 460<br>200<br>150 | | | 3-State Output 1 or 0 to High Impedance, IpHZ, IpLZ | R <sub>L</sub> = 1 kΩ | - <b>5</b> ∉<br>10<br>15 | ŧ | 1 <b>50</b><br>75<br>60 | 300<br>150<br>120 | ns | | 3-State High Impedance to 1 or 0 Output, tpZH, tpZL | R <sub>L</sub> = 1 kΩ | 5<br>10<br>15 | | 150<br>75<br>60 | 300<br>150<br>120 | · | | Transition Time, t <sub>THL</sub> t <sub>TLH</sub> | | 5<br>10<br>15 | | 100<br>50<br>40 | 200<br>100<br>80 | ns | | Maximum Clock Input Frequency, f <sub>CL</sub> | | 5<br>10<br>15 | 3<br>6<br>8 | 6<br>12<br>16 | | MHz | | Minimum Clock Pulse Width, t <sub>W</sub> | | 5<br>10<br>15 | | 100<br>50<br>40 | 200<br>100<br>80 | ns | | Maximum Clock Input Rise<br>or Fall Time,<br>of Ircle Ifcl | | 5<br>10<br>15 | 15<br>5<br>5 | . 1 1 1 | 1 1 1 | μs : | | Minimum Reset Pulse With, t <sub>W</sub> | | 5<br>10<br>15 | - | 60<br>25<br>20 | 120<br>50<br>40 | ns | | Minimum Data Setup Time, t <sub>S</sub> | | 5<br>10<br>15 | -<br>- | 100<br>40<br>30 | 200<br>80<br>60 | ns | | Minimum Data Input Disable<br>Setup Time, t <sub>S</sub> | | 5<br>.10<br>15 | | 90<br>50<br>35 | 180<br>100<br>70 | ns | | Input Capacitance, CIN | Any Input | <del>-</del> - | | 5 | 7.5 | pF | Fig.11 - Quiescent device current test circuit. Fig. 12 - Input voltage test circuit. Fig. 13 - Input current test circuit. #### STATIC ELECTRICAL CHARACTERISTICS | CHARACTER- | CON | DITIO | vs | LIMITS AT INDICATED TEMPERATURES (°C) | | | | | | | UNITS | |-----------------------------------------------|----------------|-------|-----|---------------------------------------|-------|-------|-------|-------|-------|----------|-------| | ISTIC | V <sub>O</sub> | VIN | VDD | -55 | -40 | +65 | +125 | 20:- | +25 | Las | UNITS | | | (V) : | (V) | (V) | | | | | Min. | Тур. | Max. | | | Quiescent Device | | 0,5 | 5 | 5 | 5 | 150 | 150 | | 0.04 | 5 | 1 | | Current, | | 0,10 | 10 | 10 | 10 | 300 | 300 | - | 0.04 | 10 | μА | | יטטייי טערי | | 0,15 | 15 | 20 | 20 | 600 | 600 | ·, | 0.04 | 20 | | | | | 0,20 | 20 | 100 | 100 | 3000 | 3000 | | 0.08 | 100 | | | Output Low | 0.4 | 0,5 | 5 | 0.64 | 0.61 | 0.42 | 0.36 | 0.51 | 1 | - | | | (Sink) Current<br>101 Min. | 0.5 | 0,10 | 10 | 1.6 | 1.5 | 1.1 | 0.9 | 1.3 | 2.6 | | Ī | | IOL MIII. | 1.5 | 0,15 | 15 | 4.2 | 4 | 2.8 | 2.4 | 3 4 | 6.8 | | Ī | | Output High | 4.6 | 0,5 | 5 | -0.64 | -0.61 | -0.42 | -0.36 | -0.51 | -1 | _ | mA | | (Source) | 2.5 | 0,5 | 5 | -2 | -1.8 | -1.3 | -1.15 | -1.6 | -3.2 | - | 1 | | Current,<br>IOH Min. | 9.5 | 0,10 | 10 | -1.6 | -1.5 | 1.1 | -0.9 | -1.3 | -2.6 | - | | | | 13.5 | 0,15 | 15 | -4.2 | -4 | -2.8 | -2.4 | 3.4 | -6.8 | - | | | Output Voltage: | | 0,5 | 5 . | | 0 | .05 | | _ | 0 | , 0.05 | | | Low Level,<br>VOL Max. | _ | 0,10 | 10 | 11 | 0 | .05 | | _ | 0 | 0.05 | | | AOL Max | - | 0,15 | 15 | | 0 | .05 | | | 0 | 0.05 | v | | Output Voltage: | _ | 0,5 | 5 | 4.95 4.95 | | | | 5 | _ | <b>v</b> | | | High-Level, | - | 0,10 | 10 | | 9 | 95 | | 9,95 | 10 | - | | | VOH Min. | | 0,15 | 15 | | 14 | .95 | | 14.95 | 15 | _ | | | Input Low | 0.5, 4.5 | - | 5 | | 1 | .5 | | _ | | 1.5 | | | Voltage, | 1, 9 | - | 10 | | | 3 | | _ | _ | 3 | | | V <sub>IL</sub> Max. | 1.5,13.5 | _ | 15 | | | 4 | | _ | _ | 4 | | | Input High | 0.5, 4.5 | - | 5 | | 3 | .5 | | 3.5 | - | | ٧. | | Voltage, | 1, 9 | _ | 10 | | | 7 | | 7 | - | _ | | | VIH Min. | 1.5,13.5 | - | 15 | | 1 | 1 | | 11 | _ | _ | | | Input Current<br>IJN Max. | | 0,18 | 18 | ±0.1 | ±0.1 | ±1 | ±1 | _ | ±10-5 | ±0.1 | μΑ | | 3-State Output<br>Leakage Current<br>IOUT Max | 0,18 | 0,18 | 18 | ±0.4 | ±0.4 | ±12 | ±12 | _ | ±10-4 | ±0.4 | μΑ | Fig.9 — Typical maximum clock input frequency vs. supply voltage. Fig. 10 — Typical dynamic power dissipation vs. frequency. Dimensions and pad layout for CD4076BH Dimensions in parentheses are in millimeters and are derived from the basic inch dimensions as indicated. Grid graduations are in mils $(10^{-3})$ inch). www.ti.com 9-Mar-2022 #### PACKAGING INFORMATION | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|---------------------|-------------------------------|--------------------|--------------|-------------------------|---------| | CD4076BE | ACTIVE | PDIP | N | 16 | 25 | RoHS & Green | NIPDAU | N / A for Pkg Type | -55 to 125 | CD4076BE | Samples | | CD4076BF | ACTIVE | CDIP | J | 16 | 1 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | CD4076BF | Samples | | CD4076BF3A | ACTIVE | CDIP | J | 16 | 1 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | CD4076BF3A | Samples | | CD4076BM | ACTIVE | SOIC | D | 16 | 40 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CD4076BM | Samples | | CD4076BMT | ACTIVE | SOIC | D | 16 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CD4076BM | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. <sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. <sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. <sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. <sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. ### PACKAGE OPTION ADDENDUM www.ti.com 9-Mar-2022 **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF CD4076B, CD4076B-MIL: Military: CD4076B-MIL NOTE: Qualified Version Definitions: - Catalog TI's standard catalog product - Military QML certified for Military and Defense Applications # PACKAGE MATERIALS INFORMATION www.ti.com 9-Mar-2022 #### **TUBE** #### \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |----------|--------------|--------------|------|-----|--------|--------|--------|--------| | CD4076BE | N | PDIP | 16 | 25 | 506 | 13.97 | 11230 | 4.32 | | CD4076BE | N | PDIP | 16 | 25 | 506 | 13.97 | 11230 | 4.32 | | CD4076BM | D | SOIC | 16 | 40 | 507 | 8 | 3940 | 4.32 | # D (R-PDS0-G16) ### PLASTIC SMALL OUTLINE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AC. # D (R-PDSO-G16) # PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. #### 14 LEADS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package is hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only. - E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20. # N (R-PDIP-T\*\*) ## PLASTIC DUAL-IN-LINE PACKAGE 16 PINS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A). - The 20 pin end lead shoulder width is a vendor option, either half or full width. #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated